# CMSC 714 Lecture 10 Cray XT4 and IBM Blue Gene/L

Alan Sussman

# Cray XT4 vs. XT3

- Dual core AMD Opteron nodes (later upgraded to quad core) with integrated memory controller for DDR2 RAM (up to 12.8 GB/sec)
- Nodes connected via SeaStar2 3D toroidal network
  - sustained bi-directional bandwith of 6GB/sec over 6 links
  - Opteron memory bus directly connected to SeaStar chip (like Intel QPI), not to I/O bus
- Compute nodes run a stripped down version of Linux from Sandia, for scaling
  - to limit effects of OS activities on computations
  - and limit effects of contention between multiple processes/ threads running on multiple cores within a node
  - two modes virtual node (VN) and single/serial node (SN)
- Lustre parallel filesystem
  - multiple I/O nodes on SeaStar network, running full Linux, called object store targets (OSTs), which connect to object store servers (OSSs) that directly talk to I/O devices (disks, RAIDs, etc.)
  - files can be striped across multiple OSTs

CMSC 714 - Alan Sussman

## Notes

- OpenMP project due next Friday
  - Questions?
- Sample topics for group project posted next week

CMSC 714 - Alan Sussman

\_

# Cray XT4 evaluation

### Micro-benchmarks

- HPCC benchmarks to measure network, node-local and global performance
- network latency and bandwidth, with different patterns
- node local different measures for combinations of spatial and temporal locality
- global SP mode uses 1 processor per node, EP mode for all processors doing same computation, and global model for partitioned computation/data

### Application benchmarks

- Community Atmospheric Model climate/weather modeling
- Parallel Ocean Program ocean circulation model
- Nanoscale Molecular Dynamics biomolecule simulations
- Turbulent combustion coupled fluid dynamics, chemistry, molecular transport (direct numerical simulation)
- Fusion plasma heating all orders spectral algorithms
   CMSC 714 Alan Sussman

4

# Blue Gene/L

- Scalable high performance distributed memory machine, with interesting design decisions
  - main goal is high performance with low power consumption, and high reliability
  - idea is to scale to large configurations of low power, less powerful individual components
  - Distributed memory system, with up to 64K nodes
- Each node is a dual processor chip, with integrated memory controller, network interface, caches, etc.
  - System on chip (SoC) design
  - 2 PowerPC cores, split L1 cache per core, L2 cache/prefetch buffer per core, 1 shared L3 cache, 512MB shared memory
    - L1 caches not hardware coherent, so need software help, other cache levels are coherent
  - Floating point multiply-add instructions for improved power/ performance (when used)
  - Plus link chip for network component, for all routing and other network ops between nodes

CMSC 714 - Alan Sussman

5

# Blue Gene/L

- 5 distinct networks, all interfaced to node through link chip
  - 3D torus is main message passing network each node has 6 bi-directional nearest-neighbor links, with cut-through routing
  - Collective network for broadcasts, reductions, etc. each node has 3 links (parent, 2 children, in a binary tree)
    - also forwards I/O requests to I/O nodes
  - Barrier network for global sync operations (or other OR or AND operations from a set of nodes)
  - Gigabit Ethernet for file system access (I/O nodes only)
  - Fast Ethernet for initialization, diagnostics, debugging
- Programming model allows for either using each core for a separate process, or use 1 core as a communication co-processor

CMSC 714 - Alan Sussman

6