### **15-213** "The course that gives CMU its Zip!"

### Virtual Memory Oct. 29, 2002

**Topics** 

- Motivations for VM
- Address translation
- Accelerating translation with TLBs

# **Motivations for Virtual Memory**

### **Use Physical DRAM as a Cache for the Disk**

- Address space of a process can exceed physical memory size
- Sum of address spaces of multiple processes can exceed physical memory

### **Simplify Memory Management**

- Multiple processes resident in main memory.
  - Each process with its own address space
- Only "active" code and data is actually in memory
  - Allocate more memory to process as needed.

### **Provide Protection**

- One process can't interfere with another.
  - because they operate in different address spaces.
- User process cannot access privileged information
  - different sections of address spaces have different permissions.

### Motivation #1: DRAM a "Cache" for Disk Full address space is quite large:

- 32-bit addresses: ~4,000,000,000 (4 billion) bytes
- 64-bit addresses: ~16,000,000,000,000,000 (16 quintillion) bytes

### **Disk storage is ~300X cheaper than DRAM storage**

- **80 GB of DRAM:** ~ \$33,000
- 80 GB of disk: ~ \$110

-3-

#### To access large amounts of data in a cost-effective manner, the bulk of the data must be stored on disk



# **Levels in Memory Hierarchy**



## DRAM vs. SRAM as a "Cache"

### DRAM vs. disk is more extreme than SRAM vs. DRAM

- Access latencies:
  - DRAM ~10X slower than SRAM
  - Disk ~100,000X slower than DRAM
- Importance of exploiting spatial locality:
  - First byte is ~100,000X slower than successive bytes on disk
    - » vs. ~4X improvement for page-mode vs. regular accesses to DRAM
- Bottom line:

-5-

• Design decisions made for DRAM caches driven by enormous cost of misses



# Impact of Properties on Design

- If DRAM was to be organized similar to an SRAM cache, how would we set the following design parameters?
  - Line size?
    - Large, since disk better at transferring large blocks
  - Associativity?
    - High, to mimimize miss rate
  - Write through or write back?
    - Write back, since can't afford to perform small writes to disk

#### What would the impact of these choices be on:

- miss rate
  - Extremely low. << 1%
- hit time
  - Must match cache/DRAM performance
- miss latency
  - Very high. ~20ms
- tag storage overhead
  - Low, relative to block size

-6-

# Locating an Object in a "Cache"

### **SRAM Cache**

- Tag stored with cache line
- Maps from cache block to memory blocks
  - From cached to uncached form
  - Save a few bits by only storing tag
- No tag for block not in cache
- Hardware retrieves information
  - can quickly match against multiple tags "Cache"



15-213, F'02

# Locating an Object in "Cache" (cont.)

### **DRAM Cache**

- Each allocated page of virtual memory has entry in *page table*
- Mapping from virtual pages to physical pages
  - From uncached form to cached form
- Page table entry even if page not in memory
  - Specifies disk address
  - Only way to indicate where to find page
- OS retrieves information



# **A System with Physical Memory Only**

### **Examples:**

most Cray machines, early PCs, nearly all embedded systems, etc.
Memory



 Addresses generated by the CPU correspond directly to bytes in physical memory

-9-

# **A System with Virtual Memory**

#### **Examples:**





 Address Translation: Hardware converts virtual addresses to physical addresses via OS-managed lookup table (page table)
-10 - 15-213, F'02

# Page Faults (like "Cache Misses")

### What if an object is on disk rather than in memory?

- Page table entry indicates virtual address not in memory
- OS exception handler invoked to move data from disk into memory
  - current process suspends, others can resume
  - OS has full control over placement, etc.



## **Servicing a Page Fault**

### **Processor Signals Controller**

Read block of length P starting at disk address X and store starting at memory address Y

#### **Read Occurs**

- Direct Memory Access (DMA)
- Under control of I/O controller

### I / O Controller Signals Completion

- Interrupt processor
- OS resumes suspended process



# **Motivation #2: Memory Management**

Multiple processes can reside in physical memory.

How do we resolve address conflicts?

what if two processes access something at the same address?



# **Solution: Separate Virt. Addr. Spaces**

- Virtual and physical address spaces divided into equal-sized blocks
  - blocks are called "pages" (both virtual and physical)
- Each process has its own virtual address space
  - operating system controls how virtual pages as assigned to physical memory



# **Contrast: Macintosh Memory Model**

### **MAC OS 1–9**



All program objects accessed through "handles"

- Indirect reference through pointer table
- Objects stored in shared global address space

– 15 –

# **Macintosh Memory Management**

#### Allocation / Deallocation

Similar to free-list management of malloc/free

### Compaction

Can move any object and just update the (unique) pointer in pointer table



15-213, F'02

# Mac vs. VM-Based Memory Mgmt

### Allocating, deallocating, and moving memory:

- can be accomplished by both techniques
- **Block sizes:** 
  - Mac: variable-sized
    - may be very small or very large
  - VM: fixed-size
    - size is equal to one page (4KB on x86 Linux systems)

### Allocating contiguous chunks of memory:

- Mac: contiguous allocation is required
- VM: can map contiguous range of virtual addresses to disjoint ranges of physical addresses

### Protection

• Mac: "wild write" by one process can corrupt another's data



#### "Modern" Operating System

- Virtual memory with protection
- Preemptive multitasking
  - Other versions of MAC OS require processes to voluntarily relinquish control

### **Based on MACH OS**

Developed at CMU in late 1980's

### **Motivation #3: Protection**

### Page table entry contains access rights information

hardware enforces this protection (trap into OS if violation occurs)
Page Tables



## VM Address Translation

### **Virtual Address Space**

■ V = {0, 1, ..., N-1}

#### **Physical Address Space**

- P = {0, 1, ..., M–1}
- M < N

#### **Address Translation**

- MAP:  $V \rightarrow P \cup \{\emptyset\}$
- For virtual address a:
  - MAP(a) = a' if data at virtual address a at physical address a' in P
  - MAP(a) =  $\emptyset$  if data at virtual address a not in physical memory
    - » Either invalid or stored on disk

## **VM Address Translation: Hit**



## **VM Address Translation: Miss**



# **VM Address Translation**

#### **Parameters**

- P = 2<sup>p</sup> = page size (bytes).
- N = 2<sup>n</sup> = Virtual address limit
- M = 2<sup>m</sup> = Physical address limit



#### Page offset bits don't change as a result of translation





15-213, F'02

## **Address Translation via Page Table**



15-213, F'02

### **Page Table Operation**

### Translation

- Separate (set of) page table(s) per process
- VPN forms index into page table (points to a page table entry)



physical address

## **Page Table Operation**

### **Computing Physical Address**

- Page Table Entry (PTE) provides information about page
  - if (valid bit = 1) then the page is in memory.
    - » Use physical page number (PPN) to construct address
  - if (valid bit = 0) then the page is on disk
    - » Page fault



<sup>15-213,</sup> F'02

### **Page Table Operation**

### **Checking Protection**

- 28 -

- Access rights field indicate allowable access
  - e.g., read-only, read-write, execute-only
  - typically support multiple protection modes (e.g., kernel vs. user)
- Protection violation fault if user doesn't have necessary permission





### Most Caches "Physically Addressed"

- Accessed by physical addresses
- Allows multiple processes to have blocks in cache at same time
- Allows multiple processes to share pages
- Cache doesn't need to be concerned with protection issues
  - Access rights checked as part of address translation

### Perform Address Translation Before Cache Lookup

- But this could involve a memory access itself (of the PTE)
- Of course, page table entries can also become cached

# **Speeding up Translation with a TLB**

### "Translation Lookaside Buffer" (TLB)

- Small hardware cache in MMU
- Maps virtual page numbers to physical page numbers
- Contains complete page table entries for small number of pages



## **Address Translation with a TLB**



# Simple Memory System Example

### Addressing

- 14-bit virtual addresses
- 12-bit physical address
- Page size = 64 bytes



# Simple Memory System Page Table

Only show first 16 entries

| VPN | PPN | Valid | VPN        | PPN | Valid |
|-----|-----|-------|------------|-----|-------|
| 00  | 28  | 1     | 08         | 13  | 1     |
| 01  | _   | 0     | 09         | 17  | 1     |
| 02  | 33  | 1     | <b>0</b> A | 09  | 1     |
| 03  | 02  | 1     | 0B         | _   | 0     |
| 04  | _   | 0     | 0C         | _   | 0     |
| 05  | 16  | 1     | 0D         | 2D  | 1     |
| 06  | -   | 0     | 0E         | 11  | 1     |
| 07  | _   | 0     | 0F         | 0D  | 1     |

# Simple Memory System TLB

### TLB

- 16 entries
- 4-way associative



| Set | Tag | PPN | Valid | Tag | PPN | Valid | Tag       | PPN | Valid | Tag        | PPN | Valid |
|-----|-----|-----|-------|-----|-----|-------|-----------|-----|-------|------------|-----|-------|
| 0   | 03  | -   | 0     | 09  | 0D  | 1     | 00        | -   | 0     | 07         | 02  | 1     |
| 1   | 03  | 2D  | 1     | 02  | -   | 0     | 04        | -   | 0     | <b>A</b> 0 | -   | 0     |
| 2   | 02  | -   | 0     | 08  | -   | 0     | 06        | -   | 0     | 03         | -   | 0     |
| 3   | 07  | —   | 0     | 03  | 0D  | 1     | <b>0A</b> | 34  | 1     | 02         | —   | 0     |

# **Simple Memory System Cache**

#### Cache

- 16 lines
- 4-byte line size
- Direct mapped



| ldx | Tag         | Valid | <b>B</b> 0 | B1 | B2 | <b>B</b> 3 | ldx | Tag | Valid | B0         | B1 | B2 | <b>B</b> 3 |
|-----|-------------|-------|------------|----|----|------------|-----|-----|-------|------------|----|----|------------|
| 0   | 19          | 1     | 99         | 11 | 23 | 11         | 8   | 24  | 1     | 3 <b>A</b> | 00 | 51 | 89         |
| 1   | 15          | 0     | -          | _  | -  | -          | 9   | 2D  | 0     | -          | _  | -  | -          |
| 2   | 1B          | 1     | 00         | 02 | 04 | 08         | Α   | 2D  | 1     | 93         | 15 | DA | 3B         |
| 3   | 36          | 0     | -          | _  | -  | _          | В   | 0B  | 0     | -          | _  | _  | -          |
| 4   | 32          | 1     | 43         | 6D | 8F | 09         | С   | 12  | 0     | -          | _  | -  | -          |
| 5   | 0D          | 1     | 36         | 72 | F0 | 1D         | D   | 16  | 1     | 04         | 96 | 34 | 15         |
| 6   | 31          | 0     | -          | _  | _  | _          | Е   | 13  | 1     | 83         | 77 | 1B | D3         |
| 7   | 16          | 1     | 11         | C2 | DF | 03         | F   | 14  | 0     | -          | _  | -  | -          |
| 05  | 15 912 E'02 |       |            |    |    |            |     |     |       |            |    |    |            |

– 35 –

## **Address Translation Example #1**

#### Virtual Address 0x03D4



VPN \_\_\_\_ TLBI \_\_\_ TLBT \_\_\_\_ TLB Hit? \_\_ Page Fault? \_\_ PPN: \_\_\_\_

#### **Physical Address**



## **Address Translation Example #2**

#### Virtual Address 0x0B8F



VPN \_\_\_\_ TLBI \_\_\_ TLBT \_\_\_\_ TLB Hit? \_\_\_ Page Fault? \_\_\_ PPN: \_\_\_\_

#### **Physical Address**



## **Address Translation Example #3**

#### Virtual Address 0x0040



VPN \_\_\_\_ TLBI \_\_\_ TLBT \_\_\_\_ TLB Hit? \_\_ Page Fault? \_\_ PPN: \_\_\_\_

#### **Physical Address**



# **Multi-Level Page Tables**

### Given:

- 4KB (2<sup>12</sup>) page size
- 32-bit address space
- 4-byte PTE

### Problem:

- Would need a 4 MB page table!
  - 2<sup>20</sup> \*4 bytes

### **Common solution**

- multi-level page tables
- e.g., 2-level table (P6)
  - Level 1 table: 1024 entries, each of which points to a Level 2 page table.
  - Level 2 table: 1024 entries, each of which points to a page



Level 2 Tables

15-213, F'02

# **Main Themes**

### **Programmer's View**

- Large "flat" address space
  - Can allocate large blocks of contiguous addresses
- Processor "owns" machine
  - Has private address space
  - Unaffected by behavior of other processes

### **System View**

- User virtual address space created by mapping to set of pages
  - Need not be contiguous
  - Allocated dynamically
  - Enforce protection during address translation
- OS manages many processes simultaneously
  - Continually switching among processes
  - Especially when one must wait for resource
    - » E.g., disk I/O to handle page fault